#### Lab 8: RGB LED PWM Controller

#### 3300L

# **Dia Agrawal and Robert Lainez Torres**

# **Objective:**

The objective of this lab is to design and implement a hardware-based RGB LED controller using Pulse Width Modulation (PWM) on the Nexys A7 FPGA board. By developing modular Verilog components and integrating them into a top-level system, students learn to manipulate LED brightness and blend colors based on user inputs. The lab involves capturing and processing button presses, storing user-selected values for PWM period and duty cycles, and generating smooth, flicker-free color output. This hands-on experience builds practical skills in digital logic design, finite state machines, signal debouncing, clock division, and hardware interfacing.

# **Design description**

#### **Clock divider Module:**

The clock\_divider\_fixed module generates two separate lower-frequency clocks from the 100 MHz system clock: a 1 kHz clock used for debouncing buttons and controlling state transitions, and a 20 kHz clock for driving the PWM signals without visible flicker. This is essential because the default FPGA clock is too fast for direct human-interactive operations and for LED PWM. The divider counts clock ticks and toggles output clocks after specific intervals, enabling timing control across the design.

```
1 - `timescale lns / lps
     module clock divider fixed #(
        parameter integer INPUT_HZ = 100_000_000,
         parameter integer TICK1_HZ = 1_000,
         parameter integer PWM_HZ = 20_000
         input wire clk_in,
        input wire rst n,
         output reg clk_lk,
         output reg clk_pwm
13
         localparam integer DIV1H = (INPUT_HZ/TICK1_HZ)/2;
         localparam integer DIVPMH = (INPUT_HZ/PWM_HZ)/2;
15
         reg [$clog2(DIV1H):01 cl:
16
         reg [$clog2(DIVPMH):0] c2;
         always @(posedge clk_in or negedge rst_n) begin
            if (!rst_n) begin
cl <= 0;</pre>
19
            clk_1k <= 0;
22
            c2 <= 0;
23
            clk_pwm <= 0;
             else begin
25
26
                if (cl == DIV1H-1) begin
                c1 <= 0;
                clk_lk <= ~clk_lk;
              end else
29
31
                 if (c2 == DIVPMH-1) begin c2 <= 0; clk pwm <= ~clk pwm; end else c2
32
34
         end
35
```

## **Debouncing and one pulse:**

The debounce\_onepulse module processes mechanical button signals to eliminate noise and bouncing effects. Mechanical switches naturally produce spurious transitions when pressed or released, which this module filters out by checking for stable input over multiple clock cycles. It also ensures that each valid press generates a single, clean pulse, regardless of how long the button is held. This pulse is used to trigger finite state machine transitions and data loading.

```
3 1
     module debounce onepulse #(
4
         parameter integer STABLE TICKS = 20
5
     ) (
6
7
         input wire clk,
8
         input wire rst n,
9
         input wire din,
         output reg pulse
.0
.1
     );
.2
.3
         reg d0, d1;
         reg stable, stable q;
.4
         reg [$clog2(STABLE TICKS+1)-1:0] cnt;
.5
         always @(posedge clk or negedge rst n) begin
.6
             if (!rst n) begin d0<=0; d1<=0; end else begin d0<=din; d1<=d0; end
.7
.8
         end
         always @(posedge clk or negedge rst_n) begin
.9
             if (!rst_n) begin cnt<=0; stable<=0; end
.0
:1
             else if (dl != stable) begin
                 if (cnt==STABLE TICKS) begin stable<=dl; cnt<=0; end
.2
:3
4
                 else cnt<=cnt+1;
:5
             end else cnt<=0;
:6
         end
:7
         always @(posedge clk or negedge rst n) begin
:8
9
             if (!rst n) begin stable q<=0; pulse<=0; end
0
             else begin pulse <= (~stable_q) & stable; stable_q <= stable; end
1
         end
2
     endmodule
```

## **Load FSM (Finite State Machine):**

The load\_fsm module manages the process of cycling through four memory slots that hold PWM configuration values. Since the board only has one load button, this FSM cycles through different load states resolution, red duty cycle, green duty cycle, and blue duty cycle every time the button is pressed. It also generates write-enable signals for the appropriate registers, ensuring the correct value is captured from the switches at the right time.

```
`timescale lns / lps
 2
 3
 4
     module load fsm(
 5
          input wire clk,
          input wire rst n,
 6
7
          input wire load pulse,
 8
          output reg [1:0] slot,
          output wire [3:0] slot onehot,
 9
          output reg wr res, wr r, wr g, wr b
10
11
     );
12
          assign slot onehot = 4'b0001 << slot;
13
          always @(posedge clk or negedge rst_n) begin
14
              if (!rst n) slot <= 2'd0;</pre>
              else if (load pulse) slot <= slot + 2'dl;
15
16
          end
17
18
          always @* begin
              wr_res = 0; wr_r = 0; wr_g = 0; wr b = 0;
19
20
              case (slot)
21
                  2'd0: wr res = load pulse;
                  2'dl: wr r = load pulse;
22
                  2'd2: wr g = load pulse;
23
                  2'd3: wr b = load pulse;
24
25
              endcase
26
          end
27
     endmodule
28
```

#### **PWM Core Module:**

The pwm\_core module is responsible for generating the actual PWM signals for each color channel (Red, Green, Blue) based on the stored duty cycles and period (resolution). It compares a counter against the duty cycle to determine the high or low state of each PWM signal. By adjusting these values, different brightness levels and color combinations are achieved. This module ensures accurate color representation through timed digital outputs.

```
3
 4 !
         module pwm core(
 5
            input wire clk,
 6 !
            input wire rst n,
 7 :
            input wire [7:0] period,
8
            input wire [7:0] duty r, duty g, duty b,
9 :
            output reg pwm_r, pwm_g, pwm_b
         );
10 :
11
     0 :
12
           wire [8:0] eff period = {1'b0, period} + 9'd1;
13
14
             function [8:0] clamp9(input [7:0] d);
15
                 clamp9 = ( \{1'b0,d\} >= eff period ) ? (eff period - 9'd1) : \{1'b0,d\};
16
             endfunction
17
18
            reg [8:0] cnt;
     0
19
           always @(posedge clk or negedge rst_n) begin
     0
20
                 if (!rst n) cnt <= 0;
     0
21
                else if (cnt == eff period - 1) cnt <= 0;
22
                 else cnt <= cnt + 1;
23
             end
24
     0
25
             always @(posedge clk or negedge rst_n) begin
26
                if (!rst_n) {pwm_r, pwm_g, pwm_b} <= 0;
27
                 else begin
     0
28
                    pwm r <= (cnt < clamp9(duty r));
29
                     pwm g <= (cnt < clamp9(duty g));
30
                     pwm_b <= (cnt < clamp9(duty_b));
31
                 end
32
             end
33
         endmodule
```

#### **RGB LED Driver:**

The rgb\_led\_driver module adapts the active logic level of the PWM signals to match the hardware requirements of the RGB LEDs. On the Nexys A7 board, LEDs are active-low, meaning they turn on when the signal is low. This module inverts the PWM output signals if needed, based on the ACTIVE\_LOW parameter. It provides flexibility for compatibility with various LED configurations.

```
module rgb_led_driver # (parameter ACTIVE_LOW=1)
 5
        input wire pwm_r, pwm_g, pwm_b,
        output wire led_r, led_g, led_b
 6
    );
8
        generate
9
          if (ACTIVE_LOW) begin
               assign led_r = ~pwm_r;
               assign led_g = ~pwm_g;
               assign led_b = ~pwm_b;
           end else begin
14
           assign led_r = pwm_r;
       end
15
              assign led_g = pwm_g;
               assign led_b = pwm_b;
17
        endgenerate
19 endmodule
```

# **Top-Level Integration Module:**

The top\_lab8 module ties together all the other modules into a single, functional system. It coordinates clock domains, handles user inputs (button and switches), stores values in registers, and drives the PWM outputs to the RGB LEDs. It also ensures proper crossing between the 1 kHz (user input) and 20 kHz (PWM) domains using flip-flop synchronization. This top-level design is the complete RGB LED controller system that implements user-configurable, real-time LED brightness and color blending.

```
module top_lab8(
                                                            reg [7:0] reg_res, reg_r, reg_g, reg_b;
    input wire clk100mhz,
                                                            always @(posedge clk_lk or negedge rst_n) begin
    input wire btnc_n,
                                                                if (!rst_n) begin
                                                                   reg_res<=8'd63;
    input wire btnr.
                                                                   reg_r<=0;
    input wire [7:0] sw,
                                                                    reg_g<=0;
    output wire [3:0] led,
                                                                    reg_b<=0;
    output wire rgb_r, rgb_g, rgb_b
                                                                    if (wr res) reg res <=sw; //fixed RES
    wire rst_n = btnc_n;
                                                                    if (wr_r) reg_r <= sw; // fixed RED Duty cycle
if (wr_g) reg_g <= sw; // fixed GREEN Duty Cycle
    wire clk_lk, clk_pwm;
                                                                    if (wr_b) reg_b <= sw; // fixed BLUE Duty Cycle
   clock divider fixed #(.INPUT HZ(100 00 000)) u div(
    .clk in(clk100mhz),
    .rst_n(rst_n),
    .clk_lk(clk_lk),
                                                            reg [7:0] res_ql,res_q2,r_q1,r_q2,g_q1,g_q2,b_q1,b_q2;
    .clk_pwm(clk_pwm));
                                                            always @(posedge clk pwm or negedge rst n) begin
    wire load pulse;
                                                                if (!rst_n) begin
                                                                   res_q1<=0;
  debounce onepulse #(.STABLE TICKS(20)) u db(
                                                                   res_q2<=0;
                                                                   r_q1<=0;
    .clk(clk_lk),
                                                                   r q2<=0;
    .rst_n(rst_n),
                                                                   g_q1<=0:
    .din(btnr),
                                                                    g_q2<=0;
    .pulse(load_pulse));
                                                                    b q1<=0;
                                                                   b_q2<=0;
    wire [1:0] slot;
                                                                end
    wire [3:0] slot oh:
                                                                else begin
    wire wr_res, wr_r, wr_g, wr_b;
                                                                   res ql<=reg res;
    load_fsm u_fsm(
                                                                   res_q2<=res_q1;
        .clk(clk_lk),
                                                                   r_ql<=reg_r;
        .rst n(rst n),
                                                                   r_q2<=r_q1;
        .load_pulse(load_pulse),
                                                                   g_ql<=reg_g;
        .slot(slot),
                                                                    g_q2<=g_q1;
        .slot onehot(slot oh),
                                                                    b_ql<=reg_b;
        .wr res(wr res), .wr r(wr r),
                                                                    b_q2<=b_q1;
        .wr_g(wr_g), .wr_b(wr_b);
                                                            end
assign led = slot oh;
```

```
wire pwm r, pwm g, pwm b;
    pwm core u pwm(.clk(clk pwm),
        .rst_n(rst_n),
        .period(res_q2),
        .duty r(r_q2),
        .duty g(g q2),
        .duty b(b q2),
        .pwm r(pwm r),
        .pwm g(pwm g),
        .pwm b(pwm b));
rgb led driver #(.ACTIVE LOW(1)) u led(
    .pwm r(pwm r),
    .pwm_g(pwm_g),
    .pwm b(pwm b),
    .led_r(rgb_r),
    .led_g(rgb_g),
    .led b(rgb b));
```

endmodule

# Test Bench



The pwm\_core\_tb.v testbench is designed to verify the functionality of the pwm\_core module by simulating its behavior in a controlled environment. It applies a known PWM period and specific duty cycle values for the red, green, and blue channels, then counts how many clock cycles each output is high over a full PWM period. By simulating 8 clock cycles with a period of 7 (effective period of 8), it expects the red channel to be high for 2 cycles, green for 4, and blue for 6, corresponding to their respective duty cycles. The testbench prints out the high-time counts for each channel, allowing the user to confirm that the pwm\_core module is producing correct PWM outputs. This automated test helps ensure that the module behaves as intended before integrating it into the full system.

# **Utilization report:**

| Resource | Utilization | Available | Utilization % |
|----------|-------------|-----------|---------------|
| LUT      | 103         | 63400     | 0.16          |
| FF       | 145         | 126800    | 0.11          |
| IO       | 18          | 210       | 8.57          |



# **Team Contributions:**

As usual, we both contributed throughout the design, testing, and documentation process, often working together to integrate and verify our modules.

# **Robert's Contributions:**

Created all the provided modules given in lab 8, and simulation.

## **Dia's Contributions:**

deployed the software on to the FPGA Board and created the presentation video.

We both participated in debugging, testbench design, and reviewing each other's code to ensure correctness. Final documentation and polishing were done collaboratively.